UNLIMITED FREE
ACCESS
TO THE WORLD'S BEST IDEAS

SUBMIT
Already a GlobalSpec user? Log in.

This is embarrasing...

An error occurred while processing the form. Please try again in a few minutes.

Customize Your GlobalSpec Experience

Finish!
Privacy Policy

This is embarrasing...

An error occurred while processing the form. Please try again in a few minutes.

- Trained on our vast library of engineering resources.

IPC - EIA/IPC/JEDEC J-STD-075A

Classification of Passive and Solid State Devices for Assembly Processes

active, Most Current
Organization: IPC
Publication Date: 1 May 2018
Status: active
Page Count: 25
scope:

This industry standard outlines worst case industry solder assembly process conditions for passive and solid state electronic devices (hereafter referred to as "devices). This standard provides evaluation procedures to determine whether a device can be safely subjected to those solder assembly processes and still meet all device specifications and reliability and quality expectations. This standard is not to be used for evaluating sockets and connectors, instead reference EIA-364-56 and EIA-364-61.

The classification requirements of this document are required for passive devices.

Any surface mounted, solid state device that has been classified per J-STD-020 and can withstand the thermal profile stated in J-STD-020 is not required to be classified per this standard for thermal limitations. Similarly, any through hole mounted, solid state device that meets the requirements of JESD22-B106 is not required to be classified per this standard for thermal limitations. However, any solid state device that has a history of thermal limitations or may not be subjected to cleaning or other commonly performed assembly processes is strongly recommended to be classified for those process limitations per this standard. Surface mounted, solid state devices are not to be classified to the wave solder process stated in this standard.

The solder assembly process conditions listed in this document are not recommended conditions for an assembler. An assembler needs to take into account many factors when establishing a safe assembly process for a given printed wiring board (PWB) assembly. This standard outlines a process to classify and label an electronic device's Process Sensitivity Level (PSL) and Moisture Sensitivity Level (MSL) consistent with the semiconductor industry's classification levels.

This specification does not establish re-work simulation conditions. However, this document does highlight some commonly used alternate solder assembly processes used for attaching replacement devices. It is recommended that suppliers be aware of alternate attach processes if they are commonly used on their devices and determine if their devices are sensitive to the temperature values and durations of these alternate processes.

Document History

EIA/IPC/JEDEC J-STD-075A
May 1, 2018
Classification of Passive and Solid State Devices for Assembly Processes
This industry standard outlines worst case industry solder assembly process conditions for passive and solid state electronic devices (hereafter referred to as “devices). This standard provides...
August 1, 2008
Classification of Non-IC Electronic Components for Assembly Processes
This standard outlines worst case industry solder (SnPb and Pb-free) assembly process limits for nonsemiconductor electronic components (hereafter referred to as ‘‘components'') along with commodity...

References

Advertisement